,

Low-Noise Low-Power Design for Phase-Locked Loops

Multi-Phase High-Performance Oscillators

Specificaties
Gebonden, 96 blz. | Engels
Springer International Publishing | 2015e druk, 2014
ISBN13: 9783319121994
Rubricering
Springer International Publishing 2015e druk, 2014 9783319121994
Verwachte levertijd ongeveer 9 werkdagen

Samenvatting

This book introduces low-noise and low-power design techniques for phase-locked loops and their building blocks. It summarizes the noise reduction techniques for fractional-N PLL design and introduces a novel capacitive-quadrature coupling technique for multi-phase signal generation.  The capacitive-coupling technique has been validated through silicon implementation and can provide low phase-noise and accurate I-Q phase matching, with low power consumption from a super low supply voltage.  Readers will be enabled to pick one of the most suitable QVCO circuit structures for their own designs, without additional effort to look for the optimal circuit structure and device parameters.  

Specificaties

ISBN13:9783319121994
Taal:Engels
Bindwijze:gebonden
Aantal pagina's:96
Uitgever:Springer International Publishing
Druk:2015

Inhoudsopgave

<p>Introduction.- Analysis of Quantization Noise Reduction Techniques for Fractional-N PLL.- A Wide-Band 0.13µm SiGe BiCMOS PLL for X-Band Radar.- Design and Analysis of QVCO with Different Coupling Techniques.- Design and Analysis of a 0.6V QVCO with Capacitive-Coupling Technique.- Conclusions. </p>

Rubrieken

    Personen

      Trefwoorden

        Low-Noise Low-Power Design for Phase-Locked Loops