The gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits

The semi-empirical and compact model approaches

Specificaties
Paperback, 171 blz. | Engels
Springer US | 2010e druk, 2012
ISBN13: 9781461425052
Rubricering
Springer US 2010e druk, 2012 9781461425052
€ 156,99
Levertijd ongeveer 8 werkdagen

Samenvatting

In "The gm/ID Methodology, a Sizing Tool for Low-Voltage Analog CMOS Circuits", we compare the semi-empirical to the compact model approach. Small numbers of parameters make the compact model attractive for the model paves the way towards analytic expressions unaffordable otherwise. The E.K.V model is a good candidate, but when it comes to short channel devices, compact models are either inaccurate or loose straightforwardness. Because sizing requires basically a reliable large signal representation of MOS transistors, we investigate the potential of the E.K.V model when its parameters are supposed to be bias dependent. The model-driven and semi-empirical methods are compared considering the Intrinsic Gain Stage and a few more complex circuits. A series of MATLAB files found on extras-springer.com  allow redoing the tests.

Specificaties

ISBN13:9781461425052
Taal:Engels
Bindwijze:paperback
Aantal pagina's:171
Uitgever:Springer US
Druk:2010

Inhoudsopgave

<P>Preface. Notations. Chapter 1. Sizing the Intrinsic Gain Stage. Chapter 2. The Charge Sheet Model revisited. Chapter 3. Graphical interpretation of the Charge Sheet Model. Chapter 4. Compact modeling. Chapter 5. The real transistor. Chapter 6. The real Intrinsic Gain Stage. Chapter 7. The common gate configuration. Chapter 8. Sizing the Miller Op. Amp. Annex 1. How to utilize the C.D. ROM data. Annex 2. The MATLAB toolbox. Annex 3. Temperature and Mismatch, from C.S.M. to E.K.V. Annex 4. E.K.V. intrinsic capacitance models. Bibliography. Index.</P>
€ 156,99
Levertijd ongeveer 8 werkdagen

Rubrieken

    Personen

      Trefwoorden

        The gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits