, ,

Logic Synthesis for Field-Programmable Gate Arrays

Specificaties
Gebonden, 427 blz. | Engels
Springer US | 1995e druk, 1995
ISBN13: 9780792395966
Rubricering
Springer US 1995e druk, 1995 9780792395966
Verwachte levertijd ongeveer 8 werkdagen

Samenvatting

Short turnaround has become critical in the design of electronic systems. Software- programmable components such as microprocessors and digital signal processors have been used extensively in such systems since they allow rapid design revisions. However, the inherent performance limitations of software-programmable systems mean that they are inadequate for high-performance designs. Designers thus turned to gate arrays as a solution. User-programmable gate arrays (field-programmable gate arrays, FPGAs) have recently emerged and are changing the way electronic systems are designed and implemented. The growing complexity of the logic circuits that can be packed onto an FPGA chip means that it has become important to have automatic synthesis tools that implement logic functions on these architectures. Logic Synthesis for Field-Programmable Gate Arrays describes logic synthesis for both look-up table (LUT) and multiplexor-based architectures, with a balanced presentation of existing techniques together with algorithms and the system developed by the authors.
Audience: A useful reference for VLSI designers, developers of computer-aided design tools, and anyone involved in or with FPGAs.

Specificaties

ISBN13:9780792395966
Taal:Engels
Bindwijze:gebonden
Aantal pagina's:427
Uitgever:Springer US
Druk:1995

Inhoudsopgave

Preface. Part I: Introduction. 1. Introduction. 2. Background. Part II: Look-up table (LUT) architectures. 3. Mapping computational logic. 4. Logic optimization. 5. Complexity issues. 6. Mapping sequential logic. 7. Performance directed synthesis. Part III: Multiplexor-based architectures. 8. Mapping combinational logic. Part IV: Conclusions. 10. Conclusions. References. Index.

Rubrieken

    Personen

      Trefwoorden

        Logic Synthesis for Field-Programmable Gate Arrays